## The University of Alabama in Huntsville Electrical and Computer Engineering Department CPE 221 01 Test 1 February 21, 2019

## This test is closed book, closed notes. You may not use a calculator. You should have the 6 page ARM Instruction Reference. <u>You must show your work to receive full credit.</u>

Name: \_\_\_\_\_

- 1. (1 point) An ARM processor has \_\_\_\_\_ registers.
- 2. (1 point) Each register holds \_\_\_\_\_ bits.
- 3. (1 point) In the ARM statement, ADD r0, r1, r2 \_\_\_\_\_ is the destination register.
- 4. (1 point) \_\_\_\_\_ is a notation to define operations.
- 5. (1 point) The \_\_\_\_\_\_ is a register that holds the address of the instruction currently being executed.
- 6. (10 points) Convert decimal +508 and +-193 to binary, using signed-2's complement representation and enough digits to accommodate the numbers.

7. (3 points) What is the decimal equivalent of 010100<sub>4</sub> (assume positional notation and unsigned integer formats)?

- 8. (12 points) If  $r1 = 0 \times 000F$  0FFF and r2 = 4, what is the value of r0 after each of the following instructions has been executed? Assume that each instruction uses the same data.
  - (a) ADD r0, r1, r1, LSL #7

(b) ADD r0, r1, r1, ROR #3

(c) ADD r0, r1, r1, LSR r2

- 9. (10 points) For each of the following operations on 6 bit signed numbers, calculate the values of the C, Z, V, and N flags
  - (a) 110000 000001 (b) 011111 + 011111

10.

| 1.  | Explain the effect of each of the following instructions using register transfer notation. |
|-----|--------------------------------------------------------------------------------------------|
| 2.  | Give the value in $r2$ after each instruction executes.                                    |
| 3.  | Give the value of the effective address.                                                   |
| Ass | ume that r2 contains the initial value 0xFF00 1110 and that r0 contains 0x0F9F 5400.       |
| Use | e these initial values for each instruction individually.                                  |

(15 points) For each of the following cases,

(a) LDR r1, [r2]

| Register Transfer<br>r2<br>Effective Address<br>(b) STR r1, [r2,  | #2_1101]    |
|-------------------------------------------------------------------|-------------|
| Register Transfer<br>r2<br>Effective Address<br>(c) LDR r1, [r2,  | #0x2C]!     |
| Register Transfer<br>r2<br>Effective Address<br>(d) STR r1, [r2], | #-4         |
| Register Transfer<br>r2<br>Effective Address<br>(e) LDR r1, [r2,  | r0, ASR #3] |
| Register Transfer<br>r2<br>Effective Address                      |             |

11. (25 points) Consider the following ARM program. Trace the values of the registers shown as they change during program execution. Also, trace the writes to memory by any STR instructions. There may be unused columns or rows in the tables. If you need to add columns or rows, you may do so. DCD 1 reserves one word of storage and sets it equal to 1. SPACE 3 reserves 3 bytes of memory but does not give those bytes a value.

|      | AREA I<br>ENTRY | PROB_11, CODE, READONLY |   |    |
|------|-----------------|-------------------------|---|----|
|      | ADR             | r10, x                  | ; | 0  |
|      | ADR             | r11, y                  | ; | 4  |
|      | LDR             | r0, size                | ; | 8  |
|      | MOV             | r1, #0                  | ; | 12 |
|      | MOV             | r2, #5                  | ; | 16 |
| Loop | CMP             | r1, r0                  | ; | 20 |
|      | BGE             | done                    | ; | 24 |
|      | SUB             | r3, r0, r1              | ; | 28 |
|      | STR             | r3, [r10, r1, LSL #2]   | ; | 32 |
|      | SUB             | r3, r2, r1              | ; | 36 |
|      | STR             | r1, [r11, r3, LSL #2]   | ; | 40 |
|      | ADD             | r1, r1, #1              | ; | 44 |
|      | В               | loop                    | ; | 48 |
| done | В               | done                    | ; | 52 |
| size | DCD             | 6                       | ; | 56 |
| Х    | SPACE           | 24                      | ; | 60 |
| У    | SPACE<br>END    | 24                      | ; | 84 |

| r0  |  |  |  |  |  |  |  |  |  |
|-----|--|--|--|--|--|--|--|--|--|
| r1  |  |  |  |  |  |  |  |  |  |
| r2  |  |  |  |  |  |  |  |  |  |
| r3  |  |  |  |  |  |  |  |  |  |
| r10 |  |  |  |  |  |  |  |  |  |
| r11 |  |  |  |  |  |  |  |  |  |

| Results | of any   | STR     | instructions. |
|---------|----------|---------|---------------|
| nesuits | Of unity | O T I ( | motractions.  |

| Memory  | Contents |
|---------|----------|
| Address |          |
|         |          |
|         |          |
|         |          |
|         |          |
|         |          |
|         | 1        |
|         |          |
|         | -        |
|         |          |
|         |          |
|         |          |
|         |          |

12. (20 points) Complete the ARM assembly language program below so that it implements the following C++ statements.

```
const int size = 10;
int x[size];
int flip = 1;
for i = 0; i < size; i++)</pre>
  if (x[i] != x[size - i - 1])
    flip = 0;
            PROB 12, CODE, READONLY
      AREA
      ENTRY
           r10, x
      ADR
      LDR
           r0, i
      LDR r1, size
      MOV r11, #1
      STR r11, flip
MOV r9, #0
```

| Х    | SPACE | 40 |
|------|-------|----|
| size | DCD   | 10 |
| flip | SPACE | 4  |
|      | END   |    |